# P82B96 ## **Dual bidirectional bus buffer** Rev. 05 — 27 January 2006 **Product data sheet** The P82B96 is a bipolar IC that creates a non-latching, bidirectional, logic interface between the normal I<sup>2</sup>C-bus and a range of other bus configurations. It can interface I<sup>2</sup>C-bus logic signals to similar buses having different voltage and current levels. For example, it can interface to the 350 $\mu$ A SMBus, to 3.3 V logic devices, and to 15 V levels and/or low-impedance lines to improve noise immunity on longer bus lengths. It achieves this interface without any restrictions on the normal $I^2C$ -bus protocols or clock speed. The IC adds minimal loading to the $I^2C$ -bus node, and loadings of the new bus or remote $I^2C$ -bus nodes are not transmitted or transformed to the local node. Restrictions on the number of $I^2C$ -bus devices in a system, or the physical separation between them, are virtually eliminated. Transmitting SDA and SCL signals via balanced transmission lines (twisted pairs) or with galvanic isolation (opto-coupling) is simple because separate directional Tx and Rx signals are provided. The Tx and Rx signals may be directly connected, without causing latching, to provide an alternative bidirectional signal line with $I^2C$ -bus properties. #### 2. Features - Bidirectional data transfer of I<sup>2</sup>C-bus signals - Isolates capacitance allowing 400 pF on Sx/Sy side and 4000 pF on Tx/Ty side - Tx/Ty outputs have 60 mA sink capability for driving low-impedance or high capacitive buses - 400 kHz operation over at least 20 meters of wire (see AN10148) - Supply voltage range of 2 V to 15 V with I<sup>2</sup>C-bus logic levels on Sx/Sy side independent of supply voltage - Splits I<sup>2</sup>C-bus signal into pairs of forward/reverse Tx/Rx, Ty/Ry signals for interface with opto-electrical isolators and similar devices that need unidirectional input and output signal paths. - Low power supply current - ESD protection exceeds 3500 V HBM per JESD22-A114, 250 V DIP package, 400 V SO package MM per JESD22-A115, and 1000 V CDM per JESD22-C101 - Latch-up free (bipolar process with no latching structures) - Packages offered: DIP8, SO8 and TSSOP8 #### **Dual bidirectional bus buffer** ## 3. Applications - Interface between I<sup>2</sup>C-buses operating at different logic levels (for example, 5 V and 3 V or 15 V) - Interface between I<sup>2</sup>C-bus and SMBus (350 μA) standard - Simple conversion of I<sup>2</sup>C-bus SDA or SCL signals to multi-drop differential bus hardware, for example, via compatible PCA82C250 - Interfaces with opto-couplers to provide opto-isolation between I<sup>2</sup>C-bus nodes up to 400 kHz. ## 4. Ordering information **Table 1: Ordering information** | Type number | Package | | | | | | | | | | | |---------------|---------|---------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | | | P82B96DP | TSSOP8 | plastic thin shrink small outline package; 8 leads; body width 3 mm | SOT505-1 | | | | | | | | | | P82B96PN | DIP8 | plastic dual in-line package; 8 leads (300 mil) | SOT97-1 | | | | | | | | | | P82B96TD | SO8 | plastic small outline package; 8 leads;<br>body width 3.9 mm | SOT96-1 | | | | | | | | | | P82B96TD/S410 | SO8 | plastic small outline package; 8 leads;<br>body width 3.9 mm | SOT96-1 | | | | | | | | | ## 4.1 Ordering options Table 2: Ordering options | Type number | Temperature range | Topside mark | |---------------|-------------------|--------------| | P82B96DP | –40 °C to +85 °C | 82B96 | | P82B96PN | –40 °C to +85 °C | P82B96PN | | P82B96TD | –40 °C to +85 °C | P82B96T | | P82B96TD/S410 | –40 °C to +125 °C | P82B96T | **Dual bidirectional bus buffer** ## 5. Block diagram ## 6. Pinning information ## 6.1 Pinning ## 6.2 Pin description Table 3: Pin description | Symbol | Pin | Description | |-----------------|-----|-----------------------------------| | Sx | 1 | I <sup>2</sup> C-bus (SDA or SCL) | | Rx | 2 | receive signal | | Tx | 3 | transmit signal | | GND | 4 | negative supply | | Ту | 5 | transmit signal | | Ry | 6 | receive signal | | Sy | 7 | I <sup>2</sup> C-bus (SDA or SCL) | | V <sub>CC</sub> | 8 | positive supply voltage | **Dual bidirectional bus buffer** ## 7. Functional description Refer to Figure 1 "Block diagram of P82B96". The P82B96 has two identical buffers allowing buffering of both of the I<sup>2</sup>C-bus (SDA and SCL) signals. Each buffer is made up of two logic signal paths, a forward path from the I<sup>2</sup>C-bus interface pin which drives the buffered bus, and a reverse signal path from the buffered bus input to drive the I<sup>2</sup>C-bus interface. Thus these paths are: - sense the voltage state of the I<sup>2</sup>C-bus pin Sx (or Sy) and transmit this state to the pin Tx (Ty respectively), and - sense the state of the pin Rx (Ry) and pull the I<sup>2</sup>C-bus pin LOW whenever Rx (Ry) is LOW. The rest of this discussion will address only the 'x' side of the buffer; the 'y' side is identical. The I<sup>2</sup>C-bus pin (Sx) is designed to interface with a normal I<sup>2</sup>C-bus. The logic threshold voltage levels on the $I^2C$ -bus are independent of the IC supply $V_{CC}$ . The maximum $I^2C$ -bus supply voltage is 15 V and the guaranteed static sink current is 3 mA. The logic level of Rx is determined from the power supply voltage $V_{CC}$ of the chip. Logic LOW is below 42 % of $V_{CC}$ , and logic HIGH is above 58 % of $V_{CC}$ (with a typical switching threshold of half $V_{CC}$ ). Tx is an open-collector output without ESD protection diodes to $V_{CC}$ . It may be connected via a pull-up resistor to a supply voltage in excess of $V_{CC}$ , as long as the 15 V rating is not exceeded. It has a larger current sinking capability than a normal $I^2C$ -bus device, being able to sink a static current of greater than 30 mA, and typical 100 mA dynamic pull-down capability as well. A logic LOW is only transmitted to Tx when the voltage at the $I^2C$ -bus pin (Sx) is below 0.6 V. A logic LOW at Rx will cause the $I^2C$ -bus (Sx) to be pulled to a logic LOW level in accordance with $I^2C$ -bus requirements (maximum 1.5 V in 5 V applications) but not low enough to be looped back to the Tx output and cause the buffer to latch LOW. The minimum LOW level this chip can achieve on the I<sup>2</sup>C-bus by a LOW at Rx is typically 0.8 V. If the supply voltage $V_{CC}$ fails, then neither the $I^2C$ -bus nor the Tx output will be held LOW. Their open-collector configuration allows them to be pulled up to the rated maximum of 15 V even without $V_{CC}$ present. The input configuration on Sx and Rx also present no loading of external signals even when $V_{CC}$ is not present. The effective input capacitance of any signal pin, measured by its effect on bus rise times, is less than 7 pF for all bus voltages and supply voltages including $V_{CC} = 0$ V. **Remark:** Two or more Sx or Sy I/Os must not be interconnected. The P82B96 design does not support this configuration. Bidirectional I<sup>2</sup>C-bus signals do not allow any direction control pin so, instead, slightly different logic low voltage levels are used at Sx/Sy to avoid latching of this buffer. A 'regular I<sup>2</sup>C-bus LOW' applied at the Rx/Ry of a P82B96 will be propagated to Sx/Sy as a 'buffered LOW' with a slightly higher voltage level. If this **Dual bidirectional bus buffer** special 'buffered LOW' is applied to the Sx/Sy of another P82B96 that second P82B96 will not recognize it as a 'regular I²C-bus LOW' and will not propagate it to its Tx/Ty output. The Sx/Sy side of P82B96 may not be connected to similar buffers that rely on special logic thresholds for their operation, for example PCA9511, PCA9515, or PCA9518. The Sx/Sy side is only intended for, and compatible with, the normal I²C-bus logic voltage levels of I²C-bus master and slave chips, or even Tx/Rx signals of a second P82B96 if required. The Tx/Rx and Ty/Ry I/O pins use the standard I²C-bus logic voltage levels of all I²C-bus parts. There are **no** restrictions on the interconnection of the Tx/Rx and Ty/Ry I/O pins to other P82B96s, for example in a star or multipoint configuration with the Tx/Rx and Ty/Ry I/O pins on the common bus and the Sx/Sy side connected to the line card slave devices. For more details see *Application Note AN255*. ## 8. Limiting values Table 4: Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages with respect to pin GND. | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-------------------------|----------------------------------|------|------|------| | $V_{CC}$ | supply voltage | V <sub>CC</sub> to GND | -0.3 | +18 | V | | $V_{Sx}$ | voltage on pin Sx | I <sup>2</sup> C-bus SDA or SCL | -0.3 | +18 | V | | $V_{Tx}$ | voltage on pin Tx | buffered output | -0.3 | +18 | V | | $V_{Rx}$ | voltage on pin Rx | receive input | -0.3 | +18 | V | | In | current on any pin | | - | 250 | mA | | P <sub>tot</sub> | total power dissipation | | - | 300 | mW | | T <sub>j</sub> | junction temperature | operating range<br>P82B96TD/S410 | -40 | +125 | °C | | T <sub>stg</sub> | storage temperature | | -55 | +125 | °C | | T <sub>amb</sub> | ambient temperature | operating | -40 | +85 | °C | | | | | | | | ## 9. Characteristics **Table 5: Characteristics** $T_{amb}$ = +25 °C; voltages are specified with respect to GND with $V_{CC}$ = 5 V, unless otherwise specified. | Symbol | Parameter | Conditions | | T <sub>a</sub> | <sub>mb</sub> = +25 | °C | T <sub>amb</sub> = -<br>+125 | Unit | | |-----------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------|-----|----------------|---------------------|-----|------------------------------|---------|------| | | | | | Min | Тур | Max | Min | Max | | | Power su | pply | | ' | | | ' | ' | | | | V <sub>CC</sub> | supply voltage | operating | | 2.0 | - | 15 | 2.0 | 15 | V | | I <sub>CC</sub> | supply current | buses HIGH | | - | 0.9 | 1.8 | - | 3 | mΑ | | | | V <sub>CC</sub> = 15 V;<br>buses HIGH | | - | 1.1 | 2.5 | - | 4 | mA | | $\Delta I_{CC}$ | additional quiescent supply current | per Tx or Ty LOW | | - | 1.7 | 3.5 | - | 3.5 | mA | | Bus pull- | up (load) voltages and cu | rrents | | | | | | | | | $V_{Sx}$ , $V_{Sy}$ | maximum input/output<br>voltage | open-collector;<br>$I^2C$ -bus and $V_{Rx}$ , $V_{Ry}$ = HIGH | | - | - | 15 | - | 15 | V | | $I_{Sx}$ , $I_{Sy}$ | static output loading on I <sup>2</sup> C-bus | $V_{Sx}$ , $V_{Sy} = 1.0 \text{ V}$ ; $V_{Rx}$ , $V_{Ry} = \text{LOW}$ | [2] | 0.2 | - | 3 | 0.2 | 3 | mA | | $I_{Sx}$ , $I_{Sy}$ | dynamic output sink capability on I <sup>2</sup> C-bus | $V_{Sx}$ , $V_{Sy} = 2 V$ ; $V_{Rx}$ , $V_{Ry} = LOW$ | | 7 | 18 | - | 7 | - | mA | | $I_{Sx}$ , $I_{Sy}$ | leakage current on I <sup>2</sup> C-bus | $V_{Sx}$ , $V_{Sy} = 5 V$ ;<br>$V_{Rx}$ , $V_{Ry} = LOW$ | | - | - | 1 | - | 10 | μΑ | | | | $V_{Sx}$ , $V_{Sy} = 15 V$ ;<br>$V_{Rx}$ , $V_{Ry} = HIGH$ | | - | 1 | - | - | 10 | μΑ | | $V_{Tx}$ , $V_{Ty}$ | maximum output voltage level | open-collector | | - | - | 15 | - | 15 | V | | I <sub>Tx</sub> , I <sub>Ty</sub> | static output loading on buffered bus | $V_{Tx}$ , $V_{Ty} = 0.4$ V;<br>$V_{Sx}$ , $V_{Sy} = LOW$ on<br>$I^2C$ -bus = 0.4 V | | - | - | 30 | - | 30 | mA | | I <sub>Tx</sub> , I <sub>Ty</sub> | dynamic output sink capability, buffered bus | $V_{Tx}$ , $V_{Ty} > 1$ V;<br>$V_{Sx}$ , $V_{Sy} = LOW$ on<br>$I^2C$ -bus = 0.4 V | | 60 | 100 | - | 60 | - | mA | | $I_{Tx}$ , $I_{Ty}$ | leakage current on buffered bus | $V_{Tx}$ , $V_{Ty} = V_{CC} = 15 \text{ V}$ ; $V_{Sx}$ , $V_{Sy} = \text{HIGH}$ | | - | 1 | - | - | 10 | μΑ | | Input curi | rents | | | | | | | | | | $I_{Sx}$ , $I_{Sy}$ | input current from I <sup>2</sup> C-bus | bus LOW; $V_{Rx}$ , $V_{Ry} = HIGH$ | | - | -1 | - | - | -10 | μΑ | | I <sub>Rx</sub> , I <sub>Ry</sub> | input current from buffered bus | bus LOW;<br>$V_{Rx}$ , $V_{Ry} = 0.4 \text{ V}$ | | - | -1 | - | - | -10 | μΑ | | I <sub>Rx</sub> , I <sub>Ry</sub> | leakage current on buffered bus input | $V_{Rx}$ , $V_{Ry} = V_{CC}$ | | - | 1 | - | - | 10 | μΑ | | Output lo | gic LOW level | | | | | | | | | | $V_{Sx}, V_{Sy}$ | output logic level LOW | $I_{Sx}$ , $I_{Sy} = 3 \text{ mA}$ | [3] | 0.8 | 0.88 | 1.0 | (see Fi | gure 6) | V | | | on normal I <sup>2</sup> C-bus | $I_{Sx}$ , $I_{Sy} = 0.2 \text{ mA}$ | [3] | 670 | 730 | 790 | (see Fi | gure 5) | mV | | dV <sub>Sx</sub> /dT,<br>dV <sub>Sy</sub> /dT | temperature coefficient of output LOW levels | $I_{Sx}$ , $I_{Sy} = 0.2 \text{ mA}$ | [3] | - | -1.8 | - | - | - | mV/K | P82B96\_5 © Koninklijke Philips Electronics N.V. 2006. All rights reserved. **Dual bidirectional bus buffer** Table 5: Characteristics ...continued $T_{amb}$ = +25 °C; voltages are specified with respect to GND with $V_{CC}$ = 5 V, unless otherwise specified. | Symbol | Parameter | Conditions | | Ta | <sub>mb</sub> = +25 | °C | T <sub>amb</sub> = -40 °C to<br>+125 °C [1] | | | | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------|---------------------|---------------------|---------------------|---------------------------------------------|---------------------|------|--| | | | | | Min | Тур | Max | Min | Max | | | | Input logic | switching threshold vo | ltages | ' | | • | | ' | | | | | $V_{Sx}, V_{Sy}$ | input logic voltage LOW | on normal I <sup>2</sup> C-bus | <u>[4]</u> | - | 640 | 600 | (see Fi | gure 7) | mV | | | $V_{Sx}, V_{Sy}$ | input logic level HIGH threshold | on normal I <sup>2</sup> C-bus | <u>[4]</u> | 700 | 650 | - | (see Fi | gure 8) | mV | | | dV <sub>Sx</sub> /dT,<br>dV <sub>Sy</sub> /dT | temperature coefficient of input thresholds | | | - | -2 | - | - | - | mV/K | | | $V_{Rx}, V_{Ry}$ | input logic HIGH level | fraction of applied V <sub>CC</sub> | | 0.58V <sub>CC</sub> | - | - | 0.58V <sub>CC</sub> | - | V | | | $V_{Rx}, V_{Ry}$ | input threshold | fraction of applied V <sub>CC</sub> | | - | 0.5V <sub>CC</sub> | - | - | - | V | | | $V_{Rx}$ , $V_{Ry}$ | input logic LOW level | fraction of applied V <sub>CC</sub> | | - | - | 0.42V <sub>CC</sub> | - | 0.42V <sub>CC</sub> | V | | | Logic leve | I threshold difference | | | | | | | | | | | $V_{Sx}$ , $V_{Sy}$ | input/output logic level<br>difference | $V_{\text{Sx}}$ output LOW at 0.2 mA – $V_{\text{Sx}}$ input HIGH maximum | [2] | 50 | 85 | - | 50 | - | mV | | | Thermal re | esistance | | | | | | | | | | | R <sub>th(j-pcb)</sub> | thermal resistance from junction to printed-circuit board | SOT96-1 (SO8);<br>average lead<br>temperature at board<br>interface | | - | 127 | - | - | - | K/W | | | Bus releas | se on V <sub>CC</sub> failure | | | | | | | | | | | $V_{Sx}, V_{Sy}, V_{Tx}, V_{Ty}$ | V <sub>CC</sub> voltage at which all<br>buses are guaranteed to<br>be released | | | - | - | 1 | (see <u>F</u> i | gure 9) | V | | | dV/dT | temperature coefficient of guaranteed release voltage | | | - | -4 | - | - | - | mV/K | | | Buffer res | ponse time [5] | | | | | | | | | | | $\begin{aligned} & T_{fall\ delay} \\ & V_{Sx} \text{ to } V_{Tx}, \\ & V_{Sy} \text{ to } V_{Ty} \end{aligned}$ | buffer time delay on falling input between $V_{Sx}$ = input switching threshold, and $V_{Tx}$ output falling 50 % | $R_{Tx}$ pull-up = 160 $\Omega$ ;<br>no capacitive load;<br>$V_{CC}$ = 5 V | | - | 70 | - | - | - | ns | | | T <sub>rise delay</sub> V <sub>Sx</sub> to V <sub>Tx</sub> , V <sub>Sy</sub> to V <sub>Ty</sub> | buffer time delay on rising input between $V_{Sx}$ = input switching threshold, and $V_{Tx}$ output reaching 50 % $V_{CC}$ | $R_{Tx}$ pull-up = 160 $\Omega$ ;<br>no capacitive load;<br>$V_{CC}$ = 5 V | | - | 90 | - | - | - | ns | | **Dual bidirectional bus buffer** $T_{amb}$ = +25 °C; voltages are specified with respect to GND with $V_{CC}$ = 5 V, unless otherwise specified. | Symbol | Parameter | Conditions | T <sub>ar</sub> | <sub>nb</sub> = +25 | °C | T <sub>amb</sub> = -<br>+125 | Unit | | |-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------|---------------------|-----|------------------------------|------|----| | | | | Min | Тур | Max | Min | Max | | | $\begin{array}{c} T_{fall\;delay} \\ V_{Rx}\;to \\ V_{Sx},V_{Ry} \\ to\;V_{Sy} \end{array}$ | buffer time delay on <b>falling</b> input between $V_{Rx}$ = input switching threshold, and $V_{Sx}$ output falling 50 % | $R_{Sx}$ pull-up = 1500 Ω;<br>no capacitive load;<br>$V_{CC}$ = 5 V | - | 250 | - | - | - | ns | | T <sub>rise delay</sub> V <sub>Rx</sub> to V <sub>Sx</sub> , V <sub>Ry</sub> to V <sub>Sy</sub> | buffer time delay on <b>rising</b> input between $V_{Rx}$ = input switching threshold, and $V_{Sx}$ output reaching 50 % $V_{CC}$ | $R_{Sx}$ pull-up = 1500 $\Omega$ ;<br>no capacitive load;<br>$V_{CC}$ = 5 V | - | 270 | - | - | - | ns | | Input capa | acitance | | | | | | | | | Ci | input capacitance | effective input capacitance of any signal pin measured by incremental bus rise times | - | - | 7 | - | 7 | pF | - [1] Limit data for +125 °C applies to P82B96TD/S410 version. It is guaranteed by design/characterization, but not by 100 % test. - [2] The minimum value requirement for pull-up current, 200 μA, guarantees that the minimum value for V<sub>Sx</sub> output LOW will always exceed the minimum V<sub>Sx</sub> input HIGH level to eliminate any possibility of latching. The specified difference is guaranteed by design within any IC. While the tolerances on absolute levels allow a small probability the LOW from one Sx output is recognized by an Sx input of another P82B96, this has no consequences for normal applications. In any design the Sx pins of different ICs should never be linked because the resulting system would be very susceptible to induced noise and would not support all I²C-bus operating modes. - [3] The output logic LOW depends on the sink current. For scaling, see Application Note AN255. - [4] The input logic threshold is independent of the supply voltage. - [5] The fall time of $V_{Tx}$ from 5 V to 2.5 V in the test is approximately 15 ns. The fall time of $V_{Sx}$ from 5 V to 2.5 V in the test is approximately 50 ns. The rise time of $V_{Tx}$ from 0 V to 2.5 V in the test is approximately 20 ns. The rise time of $V_{Sx}$ from 0.9 V to 2.5 V in the test is approximately 70 ns. **Dual bidirectional bus buffer** V<sub>OL</sub> at Sx typical and limits over temperature - (1) Maximum - (2) Typical - (3) Minimum Fig 5. $V_{OL}$ as a function of junction temperature ( $I_{OL} = 0.2 \text{ mA}$ ) V<sub>OL</sub> at Sx typical and limits over temperature - (1) Maximum - (2) Typical - (3) Minimum Fig 6. $V_{OL}$ as a function of junction temperature $(I_{OL} = 3 \text{ mA})$ V<sub>IL(max)</sub> at Sx changes over temperature range Fig 7. V<sub>IL(max)</sub> as a function of junction temperature $V_{\text{IH}(\text{min})}$ at Sx changes over temperature range. Fig 8. $V_{IH(min)}$ as a function of junction temperature Fig 9. $V_{CC(max)}$ that guarantees bus release limit over temperature **Philips Semiconductors** #### **Dual bidirectional bus buffer** # 10. Application information Refer to AN460 and AN255 for more application detail. Fig 10. Interfacing an 'l<sup>2</sup>C' type of bus with different logic levels **Dual bidirectional bus buffer** Figure 13 shows how a master $I^2C$ -bus can be protected against short circuits or failures in applications that involve plug and socket connections and long cables that may become damaged. A simple circuit is added to monitor the SDA bus, and if its LOW time exceeds the design value, then the master bus is disconnected. P82B96 will free all its I/Os if its supply is removed, so one option is to connect its $V_{CC}$ to the output of a logic gate from, say, the 74LVC family. The SDA and SCL lines could be timed and $V_{CC}$ disabled via the gate if one or other lines exceeds a design value of 'LOW' period as in *Figure 28 of AN255*. If the supply voltage of logic gates restricts the choice of $V_{CC}$ supply then the low-cost discrete circuit in <u>Figure 13</u> can be used. If the SDA line is held LOW, the 100 nF capacitor will charge and the Ry input will be pulled towards $V_{CC}$ . When it exceeds $0.5V_{CC}$ the Ry input will set the Sy input HIGH, which in practice means simply releasing it. In this example the SCL line is made unidirectional by tying the Rx pin to $V_{CC}$ . The state of the buffered SCL line cannot affect the master clock line which is allowed when clock-stretching is not required. It is simple to add an additional transistor or diode to control the Rx input in the same way as Ry when necessary. The +V cable drive can be any voltage up to 15 V and the bus may be run at a lower impedance by selecting pull-up resistors for a static sink current up to 30 mA. $V_{CC1}$ and $V_{CC2}$ may be chosen to suit the connected devices. Because DDC uses relatively low speeds (<100 kHz), the cable length is not restricted to 20 m by the $I^2$ C-bus signalling, but it may be limited by the video signalling. **Dual bidirectional bus buffer** Figure 14 shows that P82B96 can achieve high clock rates over long cables. While calculating with lumped wiring capacitance yields reasonable approximations to actual timing, even 25 meters of cable is better treated using transmission line theory. Flat ribbon cables connected as shown, with the bus signals on the outer edge, will have a characteristic impedance in the range 100 $\Omega$ to 200 $\Omega$ . For simplicity they cannot be terminated in their characteristic impedance but a practical compromise is to use the minimum pull-up allowed for P82B96 and place half this termination at each end of the cable. When each pull-up is below 330 $\Omega$ , the rising edge waveforms have their first voltage 'step' level above the logic threshold at Rx and cable timing calculations can be based on the fast rise/fall times of resistive loading plus simple one-way propagation delays. When the pull-up is larger, but below 750 $\Omega$ , the threshold at Rx will be crossed after one signal reflection. So at the sending end it is crossed after 2 times the one-way propagation delay and at the receiving end after 3 times that propagation delay. For flat cables with partial plastic dielectric insulation (by using outer cores) the one-way propagation delays will be about 5 ns per meter. The 10 % to 90 % rise and fall times on the cable will be between 20 ns and 50 ns, so their delay contributions are small. There will be ringing on falling edges that can be damped, if required, by using Schottky diodes as shown. When the Master SCL HIGH and LOW periods can be programmed separately, for example using control registers I2SCLH and I2SCLL of 89LPC932, the timings can allow for bus delays. The LOW period should be programmed to achieve the minimum 1300 ns plus the net delay in the slave's response data signal caused by bus and buffer delays. The longest data delay is the sum of the delay of the falling edge of SCL from master to slave and the delay of the rising edge of SDA from slave data to master. Because the buffer will 'stretch' the programmed SCL LOW period, the actual SCL frequency will be lower than calculated from the programmed clock periods. In the example for 25 meters the clock is stretched 400 ns, the falling edge of SCL is delayed 490 ns and the SDA rising edge is delayed 570 ns. The required additional LOW period is (490 ns + 570 ns) = 1060 ns and the I<sup>2</sup>C-bus specifications already include an allowance for a worst case bus rise time 0 % to 70 % of 425 ns. (The bus rise time can be 300 ns 30 % to 70 %, which means it can be 425 ns 0 % to 70 %. The 25 meter cable delay times as guoted already include all rise and fall times.) Therefore, the microcontroller only needs to be programmed with an additional (1060 ns - 400 ns - 425 ns) = 235 ns, making a total programmed LOW period 1535 ns. The programmed LOW will the be stretched by 400 ns to yield an actual bus LOW time of 1935 ns, which, allowing the minimum HIGH period of 600 ns, yields a cycle period of 2535 ns or 394 kHz. Note that in both the 100 meter and 250 meter examples, the capacitive loading on the I<sup>2</sup>C-buses at each end is within the maximum allowed Standard mode loading of 400 pF, but exceeds the Fast mode limit. This is an example of a 'hybrid' mode because it relies on the response delays of Fast mode parts but uses (allowable) Standard mode bus loadings with rise times that contribute significantly to the system delays. The cables cause large propagation delays, so these systems need to operate well below the 400 kHz limit, but illustrate how they can still exceed the 100 kHz limit provided all parts are capable of Fast mode operation. The fastest example illustrates how the 400 kHz limit can be exceeded, provided master and slave parts have delay specifications smaller than the maximum allowed. Many Philips slaves have delays shorter than 600 ns, but none have that guaranteed. #### **Dual bidirectional bus buffer** Product data sheet Table 6: Examples of bus capability | Ď | | | | |---|----------|--------|-----| | ٥ | D-44- | F: | 11 | | ກ | Refer to | riaure | 14. | | | | | | | +V <sub>CC1</sub> | +V | +V <sub>CC2</sub> | R1 | R2 | C2 | Cable | Cable | Cable | Set master n | ominal SCL | Effective | Maximum slave | |-------------------|-------|-------------------|-----|------------|------|--------|----------------------|---------|--------------|------------|--------------------|-------------------------------| | | cable | | (Ω) | <b>(Ω)</b> | (pF) | length | capacitance | delay | HIGH period | LOW period | bus clock<br>speed | response delay | | 5 V | 12 V | 5 V | 750 | 2.2 k | 400 | 250 m | n/a<br>(delay based) | 1.25 μs | 600 ns | 4000 ns | 120 kHz | Normal spec.<br>400 kHz parts | | 5 V | 12 V | 5 V | 750 | 2.2 k | 220 | 100 m | n/a<br>(delay based) | 500 ns | 600 ns | 2600 ns | 185 kHz | Normal spec.<br>400 kHz parts | | 3.3 V | 5 V | 3.3 V | 330 | 1 k | 220 | 25 m | 1 nF | 125 ns | 600 ns | 1500 ns | 390 kHz | Normal spec.<br>400 kHz parts | | 3.3 V | 5 V | 3.3 V | 330 | 1 k | 100 | 3 m | 120 pF | 15 ns | 600 ns | 1000 ns | 500 kHz | 600 ns | Philips Semiconductors P82B96 Dual bidirectional bus buffer # 10.1 Calculating system delays and bus clock frequency for a Fast mode system local master bus buffered expansion bus V<sub>CCM</sub> V<sub>C</sub>CB Rb SCL MASTER Tx/Rx Tx/Rx P82B96 I<sup>2</sup>C-BUS Cm master bus buffered bus wiring capacitance capacitance GND (0 V) -002aab992 Effective delay of SCL at master: 270 + RmCm + 0.7RbCb ns. C = F; $R = \Omega$ . Fig 16. Rising edge of SCL at master is delayed (clock stretch) by buffer and bus rise times **Dual bidirectional bus buffer** <u>Figure 15</u>, <u>Figure 16</u>, and <u>Figure 17</u> show the P82B96 used to drive extended bus wiring, with relatively large capacitance, linking two Fast mode I<sup>2</sup>C-bus nodes. It includes simplified expressions for making the relevant timing calculations for 3.3 V or 5 V operation. Because the buffers and the wiring introduce timing delays, it may be necessary to decrease the nominal SCL frequency below 400 kHz. In most cases the actual bus frequency will be lower than the nominal Master timing due to bit-wise stretching of the clock periods. The delay factors involved in calculation of the allowed bus speed are: - **A** The propagation delay of the master signal through the buffers and wiring to the slave. The important delay is that of the falling edge of SCL because this edge 'requests' the data or acknowledge from a slave. See Figure 15. - **B** The effective stretching of the nominal LOW period of SCL at the master caused by the buffer and bus rise times. See Figure 16. - **C** The propagation delay of the slave's response signal through the buffers and wiring back to the master. The important delay is that of a rising edge in the SDA signal. Rising edges are always slower and are therefore delayed by a longer time than falling edges. (The rising edges are limited by the passive pull-up while falling edges are actively driven). See Figure 17. The timing requirement in any I<sup>2</sup>C-bus system is that a slave's data response (which is provided in response to a falling edge of SCL) must be received at the master before the end of the corresponding LOW period of SCL as appears on the bus wiring at the master. Since all slaves will, as a minimum, satisfy the worst case timing requirements of a 400 kHz part, they must provide their response within the minimum allowed clock LOW period of 1300 ns. Therefore in systems that introduce additional delays it is only necessary to extend that minimum clock LOW period by any 'effective' delay of the slave's response. The effective delay of the slaves response equals the total delays in SCL falling **Dual bidirectional bus buffer** edge from the master reaching the slave (<u>Figure 15</u>) minus the effective delay (stretch) of the SCL rising edge (<u>Figure 16</u>) plus total delays in the slave's response data, carried on SDA, reaching the master (<u>Figure 17</u>). The master microcontroller should be programmed to produce a nominal SCL LOW period = (1300 + A - B + C) ns, and should be programmed to produce the nominal minimum SCL HIGH period of 600 ns. Then a check should be made to ensure the cycle time is not shorter than the minimum 2500 ns. If found necessary, just increase either clock period. Due to clock stretching, the SCL cycle time will always be longer than (600 + 1300 + A + C) ns. #### **Example:** The master bus has an RmCm product of 100 ns and $V_{CCM} = 5 \text{ V}$ . The buffered bus has a capacitance of 1 nF and a pull-up resistor of 160 $\Omega$ to 5 V giving an RbCb product of 160 ns. The slave bus also has an RsCs product of 100 ns. The microcontroller LOW period should be programmed to $\geq$ (1300 + 372.5 - 482 + 472) ns, that is $\geq$ 1662.5 ns. Its HIGH period may be programmed to the minimum 600 ns. The nominal microcontroller clock period will be $\geq$ (1662.5 + 600) ns = 2262.5 ns, equivalent to a frequency of 442 kHz. The actual bus clock period, including the 482 ns clock stretch effect, will be below (nominal + stretch) = (2262.5 + 482) ns or $\ge 2745$ ns, equivalent to an allowable frequency of 364 kHz. **Dual bidirectional bus buffer** Fig 19. Propagation Sx to Tx (Sx pull-up to 5 V; Tx pull-up to $V_{CC}$ = 10 V) ch1 frequency = 624 kHz Fig 20. Propagation Rx to Sx (Sx pull-up to 5 V; Rx pull-up to $V_{CC}$ = 10 V) # 11. Package outline #### DIP8: plastic dual in-line package; 8 leads (300 mil) SOT97-1 | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | b <sub>2</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | M <sub>E</sub> | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|--------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.14 | 0.53<br>0.38 | 1.07<br>0.89 | 0.36<br>0.23 | 9.8<br>9.2 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 1.15 | | inches | 0.17 | 0.02 | 0.13 | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36 | 0.26<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.045 | #### Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | | KEFEK | EUROPEAN | ISSUE DATE | | | |--------|--------|-----------|------------|-----------------|---------------------------------| | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | 050G01 | MO-001 | SC-504-8 | | | <del>99-12-27</del><br>03-02-13 | | _ | | IEC JEDEC | | IEC JEDEC JEITA | IEC JEDEC JEITA PROJECTION | Fig 21. Package outline SOT97-1 (DIP8) 82B96\_ P82B96 #### SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 5.0<br>4.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.20<br>0.19 | 0.16<br>0.15 | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |---------|--------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | | SOT96-1 | 076E03 | MS-012 | | | | <del>99-12-27</del><br>03-02-18 | | | | | | | | | | | Fig 22. Package outline SOT96-1 (SO8) P82B96\_5 #### TSSOP8: plastic thin shrink small outline package; 8 leads; body width 3 mm #### SOT505-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|------------|-----|-----|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.45<br>0.25 | 0.28<br>0.15 | 3.1<br>2.9 | 3.1<br>2.9 | 0.65 | 5.1<br>4.7 | 0.94 | 0.7<br>0.4 | 0.1 | 0.1 | 0.1 | 0.70<br>0.35 | 6°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|-------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT505-1 | | | | | | <del>99-04-09</del><br>03-02-18 | | 00.000 | | | | | 9 | 03-02-1 | Fig 23. Package outline SOT505-1 (TSSOP8) P82B96\_ **Dual bidirectional bus buffer** #### 12.1 Introduction This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011). There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. #### 12.2 Through-hole mount packages #### 12.2.1 Soldering by dipping or by solder wave Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature $(T_{stg(max)})$ . If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. #### 12.2.2 Manual soldering Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 $^{\circ}$ C and 400 $^{\circ}$ C, contact may be up to 5 seconds. #### 12.3 Surface mount packages #### 12.3.1 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept: - below 225 °C (SnPb process) or below 245 °C (Pb-free process) - for all BGA, HTSSON..T and SSOP..T packages P82B96\_5 **Dual bidirectional bus buffer** - for packages with a thickness ≥ 2.5 mm - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages. - below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages. Moisture sensitivity precautions, as indicated on packing, must be respected at all times. #### 12.3.2 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. • For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### 12.3.3 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300\,^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270 °C and 320 °C. #### **Dual bidirectional bus buffer** ### 12.4 Package related soldering information Table 7: Suitability of IC packages for wave, reflow and dipping soldering methods | Mounting | Package [1] | Soldering method | | | | | |----------------------------|-----------------------------------------------------------------------------------------------|-------------------------|--------------|----------|--|--| | | | Wave | Reflow [2] | Dipping | | | | Through-hole mount | CPGA, HCPGA | suitable | - | - | | | | | DBS, DIP, HDIP, RDBS, SDIP, SIL | suitable [3] | - | suitable | | | | Through-hole-surface mount | PMFP [4] | not suitable | not suitable | - | | | | Surface mount | BGA, HTSSONT [5], LBGA,<br>LFBGA, SQFP, SSOPT [5],<br>TFBGA, VFBGA, XSON | not suitable | suitable | - | | | | | DHVQFN, HBCC, HBGA, HLQFP,<br>HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable [6] | suitable | - | | | | | PLCC [7], SO, SOJ | suitable | suitable | - | | | | | LQFP, QFP, TQFP | not recommended [7] [8] | suitable | - | | | | | SSOP, TSSOP, VSO, VSSOP | not recommended [9] | suitable | - | | | | | CWQCCNL[10], WQCCNL[10] | not suitable | not suitable | - | | | - [1] For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office. - [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the *Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods*. - [3] For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board. - [4] Hot bar soldering or manual soldering is suitable for PMFP packages. - [5] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible. - [6] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - [7] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - [8] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - [9] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. - [10] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request. Philips Semiconductors P82B96 Dual bidirectional bus buffer Table 8: Abbreviations | Acronym | Description | |----------------------|-------------------------| | CDM | Charged Device Model | | DDC | Display Data Channel | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | IC | Integrated Circuit | | I <sup>2</sup> C-bus | Inter IC bus | | MM | Machine Model | | SMBus | System Management Bus | # 14. Revision history Table 9: Revision history | Document ID | Release date | Data sheet status | Change notice | Doc. number | Supercodes | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------|----------------|--------------------|--|--|--|--| | | | | Change notice | Doc. number | Supersedes | | | | | | P82B96_5 | 20060127 | Product data sheet | - | - | P82B96_4 | | | | | | Modifications: | informatio | t of this data sheet has b<br>n standard of Philips Sem | niconductors. | . , | v presentation and | | | | | | | • <u>Table 1 "O</u> | rdering information": add | ed Type number P8 | 2B96TD/S410 | | | | | | | | <ul><li>Table 4 "Li</li></ul> | miting values": | | | | | | | | | | <ul><li>added</li></ul> | parameter T <sub>j</sub> , junction ter | nperature | | | | | | | | | <ul> <li>changed symbol "V<sub>bus</sub>" to "V<sub>Sx</sub>"</li> </ul> | | | | | | | | | | | <ul><li>corrected symbol "R<sub>tot</sub>" to "P<sub>tot</sub>"</li></ul> | | | | | | | | | | | <ul> <li>Table 5 "C</li> </ul> | haracteristics": | | | | | | | | | | <ul><li>added</li></ul> | sub-section "Resistance" | | | | | | | | | | <ul> <li>changed column heading "+85 °C" to "T<sub>amb</sub> = +25 °C"</li> </ul> | | | | | | | | | | | <ul> <li>added column for T<sub>amb</sub> = -40 °C to +125 °C values</li> </ul> | | | | | | | | | | | <ul> <li>sub-section "Input logic switching threshold voltages", for values with condition "fraction of<br/>applied V<sub>CC</sub>": changed from numeric voltage value to "(value)V<sub>CC</sub>"</li> </ul> | | | | | | | | | | | <ul> <li>Added nev</li> </ul> | w <u>Figure 5, Figure 6, Figu</u> | re 7, Figure 8 and I | Figure 9 | | | | | | | P82B96_4 | 20040329 | Product data | - | 9397 750 12932 | P82B96_3 | | | | | | P82B96_3 | 20030402 | Product data | 853-2241 29602<br>of 2003 Feb 28 | 9397 750 11351 | P82B96_2 | | | | | | P82B96_2 | 20030226 | Product data | 853-2241 29410<br>of 2003 Jan 22 | 9397 750 11093 | P82B96_1 | | | | | | P82B96_1 | 20010306 | Product data | 853-2241 25758<br>of 2001 Mar 06 | 9397 750 08122 | - | | | | | #### **Dual bidirectional bus buffer** #### 15. Data sheet status | Level | Data sheet status [1] | Product status [2] [3] | Definition | |-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | - [1] Please consult the most recently issued data sheet before initiating or completing a design. - [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### 16. Definitions **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 17. Disclaimers **Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### 18. Trademarks **Notice** — All referenced brands, product names, service names and trademarks are the property of their respective owners. ${ m I}^2{ m C-bus}\,$ — logo is a trademark of Koninklijke Philips Electronics N.V. #### 19. Contact information For additional information, please visit: http://www.semiconductors.philips.com For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com #### **Dual bidirectional bus buffer** ## 20. Contents | 1 | General description | |------------------|-------------------------------------------| | 2 | Features | | 3 | Applications | | 4 | Ordering information | | 4.1 | Ordering options | | 5 | Block diagram 3 | | 6 | Pinning information | | 6.1 | Pinning | | 6.2 | Pin description | | 7 | Functional description 4 | | 8 | Limiting values 5 | | 9 | Characteristics 6 | | 10 | Application information 10 | | 10.1 | Calculating system delays and bus clock | | | frequency for a Fast mode system 15 | | 11 | Package outline 19 | | 12 | Soldering | | 12.1 | Introduction | | 12.2 | Through-hole mount packages 22 | | 12.2.1 | Soldering by dipping or by solder wave 22 | | 12.2.2 | Manual soldering 22 | | 12.3 | Surface mount packages | | 12.3.1<br>12.3.2 | Reflow soldering | | 12.3.2 | Wave soldering | | 12.3.3 | Package related soldering information 24 | | 13 | Abbreviations | | 14 | Revision history | | 15 | Data sheet status | | 16 | Definitions | | | | | 17 | Disclaimers | | 18 | Trademarks | | 19 | Contact information 26 | #### © Koninklijke Philips Electronics N.V. 2006 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.